-
Notifications
You must be signed in to change notification settings - Fork 3
/
audio_out_top_tb.vhd
119 lines (100 loc) · 2.97 KB
/
audio_out_top_tb.vhd
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
--------------------------------------------------------------------------------
-- Company:
-- Engineer:
--
-- Create Date: 12:39:11 08/02/2014
-- Design Name:
-- Module Name: /home/mtrberzi/ym2608/audio_out_top_tb.vhd
-- Project Name: ym2608
-- Target Device:
-- Tool versions:
-- Description:
--
-- VHDL Test Bench Created by ISE for module: audio_output_top
--
-- Dependencies:
--
-- Revision:
-- Revision 0.01 - File Created
-- Additional Comments:
--
-- Notes:
-- This testbench has been automatically generated using types std_logic and
-- std_logic_vector for the ports of the unit under test. Xilinx recommends
-- that these types always be used for the top-level I/O of a design in order
-- to guarantee that the testbench will bind correctly to the post-implementation
-- simulation model.
--------------------------------------------------------------------------------
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
-- Uncomment the following library declaration if using
-- arithmetic functions with Signed or Unsigned values
--USE ieee.numeric_std.ALL;
ENTITY audio_out_top_tb IS
END audio_out_top_tb;
ARCHITECTURE behavior OF audio_out_top_tb IS
-- Component Declaration for the Unit Under Test (UUT)
COMPONENT audio_output_top
PORT(
clk : IN std_logic;
rst : IN std_logic;
mute_fm: in std_logic_vector(5 downto 0);
audio_bit_clk : IN std_logic;
audio_sdata_in : in std_logic;
audio_sdata_out : out std_logic;
audio_sync : OUT std_logic;
audio_reset : OUT std_logic
);
END COMPONENT;
--Inputs
signal clk : std_logic := '0';
signal rst : std_logic := '0';
signal audio_bit_clk : std_logic := '0';
signal audio_sdata_in : std_logic := '0';
--Outputs
signal audio_sdata_out : std_logic;
signal audio_sync : std_logic;
signal audio_reset : std_logic;
-- Clock period definitions
constant clk_period : time := 10 ns;
--constant clk_period: time := 125 ns;
constant audio_bit_clk_period : time := 10 ns;
BEGIN
-- Instantiate the Unit Under Test (UUT)
uut: audio_output_top PORT MAP (
clk => clk,
rst => rst,
mute_fm => "000000",
audio_bit_clk => audio_bit_clk,
audio_sdata_in => audio_sdata_in,
audio_sdata_out => audio_sdata_out,
audio_sync => audio_sync,
audio_reset => audio_reset
);
-- Clock process definitions
clk_process :process
begin
clk <= '0';
wait for clk_period/2;
clk <= '1';
wait for clk_period/2;
end process;
audio_bit_clk_process :process
begin
audio_bit_clk <= '0';
wait for audio_bit_clk_period/2;
audio_bit_clk <= '1';
wait for audio_bit_clk_period/2;
end process;
-- Stimulus process
stim_proc: process
begin
rst <= '1';
-- hold reset state for 100 ns.
wait for 100 ns;
rst <= '0';
wait for clk_period*10;
-- insert stimulus here
wait;
end process;
END;