-
Notifications
You must be signed in to change notification settings - Fork 3
/
fu740.yaml
427 lines (422 loc) · 11.5 KB
/
fu740.yaml
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
_svd: "fu740.svd"
_modify:
name: Freedom U740-C000
width: 64
sifive_ccache0_0:
name: CCACHE
description: L2 Cache Controller
riscv_clint0_0:
name: CLINT
description: Core-Local Interruptor
sifive_gpio0_0:
name: GPIO
description: General Purpose Input/Output Controller
sifive_i2c0_0:
name: I2C0
description: Inter-Integrated Circuit (I2C) Master Interface
sifive_i2c0_1:
name: I2C1
riscv_plic0_0:
name: PLIC
description: Platform-Level Interrupt Controller
sifive_pwm0_0:
name: PWM0
description: Pulse Width Modulator
sifive_pwm0_1:
name: PWM1
sifive_uart0_0:
name: UART0
description: Universal Asynchronous Receiver/Transmitter
sifive_uart0_1:
name: UART1
sifive_spi0_0:
name: SPI0
description: Serial Peripheral Interface
sifive_spi0_1:
name: SPI1
sifive_spi0_2:
name: SPI2
sifive_test0_0:
name: TEST
description: Test Status
_derive:
I2C1: I2C0
PWM1: PWM0
UART1: UART0
SPI1: SPI0
SPI2: SPI0
_add:
MSEL:
description: MSEL pin state
baseAddress: 0x1000
registers:
MSEL:
description: MSEL pin state
addressOffset: 0x0
access: read-only
PRCI:
description: Power Reset Clocking Interrupt block
baseAddress: 0x10000000
addressBlock:
offset: 0x0
size: 0x1000
usage: "PRCI registers"
registers:
hfxosccfg:
description: Crystal Oscillator Configuration and Status register
addressOffset: 0x0
fields:
hfxoscen:
description: Crystal Oscillator Enable
bitOffset: 30
bitWidth: 1
hfxoscrdy:
description: Crystal Oscillator Ready
bitOffset: 31
bitWidth: 1
access: read-only
core_pllcfg:
description: PLL Configuration and Status register
addressOffset: 0x4
fields:
pllr:
description: PLL R Value
bitOffset: 0
bitWidth: 6
pllf:
description: PLL F Value
bitOffset: 6
bitWidth: 9
pllq:
description: PLL Q Value
bitOffset: 15
bitWidth: 3
pllrange:
description: PLL Range Value
bitOffset: 18
bitWidth: 3
pllbypass:
description: PLL Bypass
bitOffset: 24
bitWidth: 1
pllfsebypass:
description: PLL FSE Bypass
bitOffset: 25
bitWidth: 1
plllock:
description: PLL Lock
bitOffset: 31
bitWidth: 1
access: read-only
core_plloutdiv:
description: PLL Final Divide Configuration register
addressOffset: 0x8
ddr_pllcfg:
description: PLL Configuration and Status register
addressOffset: 0xc
fields:
pllr:
description: PLL R Value
bitOffset: 0
bitWidth: 6
pllf:
description: PLL F Value
bitOffset: 6
bitWidth: 9
pllq:
description: PLL Q Value
bitOffset: 15
bitWidth: 3
pllrange:
description: PLL Range Value
bitOffset: 18
bitWidth: 3
pllbypass:
description: PLL Bypass
bitOffset: 24
bitWidth: 1
pllfsebypass:
description: PLL FSE Bypass
bitOffset: 25
bitWidth: 1
plllock:
description: PLL Lock
bitOffset: 31
bitWidth: 1
access: read-only
ddr_plloutdiv:
description: PLL Final Divide Configuration register
addressOffset: 0x10
fields:
pllcke:
description: PLL Output Clock Enable
bitOffset: 31
bitWidth: 1
gemgxl_pllcfg:
description: PLL Configuration and Status register
addressOffset: 0x1c
fields:
pllr:
description: PLL R Value
bitOffset: 0
bitWidth: 6
pllf:
description: PLL F Value
bitOffset: 6
bitWidth: 9
pllq:
description: PLL Q Value
bitOffset: 15
bitWidth: 3
pllrange:
description: PLL Range Value
bitOffset: 18
bitWidth: 3
pllbypass:
description: PLL Bypass
bitOffset: 24
bitWidth: 1
pllfsebypass:
description: PLL FSE Bypass
bitOffset: 25
bitWidth: 1
plllock:
description: PLL Lock
bitOffset: 31
bitWidth: 1
access: read-only
gemgxl_plloutdiv:
description: PLL Final Divide Configuration register
addressOffset: 0x20
fields:
pllcke:
description: PLL Output Clock Enable
bitOffset: 31
bitWidth: 1
core_clk_sel_reg:
description: Core clock source register
addressOffset: 0x24
fields:
source:
description: Core clock source
bitOffset: 0
bitWidth: 1
devices_reset_n:
description: Software controlled resets
addressOffset: 0x28
resetValue: 0x00000000
fields:
ddrctrl_reset_n:
description: Active-Low ddrctrl reset
bitOffset: 0
bitWidth: 1
ddraxi_reset_n:
description: Active-Low ddraxi reset
bitOffset: 1
bitWidth: 1
ddrahb_reset_n:
description: Active-Low ddrahb reset
bitOffset: 2
bitWidth: 1
ddrphy_reset_n:
description: Active-Low ddrphy reset
bitOffset: 3
bitWidth: 1
pcieaux_reset_n:
description: Active-Low pcieaux reset
bitOffset: 4
bitWidth: 1
gemgxl_reset_n:
description: Active-Low gemgxl reset
bitOffset: 5
bitWidth: 1
reserved:
description: Reserved
bitOffset: 6
bitWidth: 1
clk_mux_status:
description: Current selection of each clock mux
addressOffset: 0x2c
access: read-only
fields:
coreclkpllsel:
description: Current setting of coreclkpllsel mux
bitOffset: 0
bitWidth: 1
tlclksel:
description: Current setting of tlclksel mux
bitOffset: 1
bitWidth: 1
rtcxsel:
description: Current setting of rtcxsel mux
bitOffset: 2
bitWidth: 1
ddrctrlclksel:
description: Current setting of ddrctrlclksel mux
bitOffset: 3
bitWidth: 1
ddrphyclksel:
description: Current setting of ddrphyclksel mux
bitOffset: 4
bitWidth: 1
reserved0:
description: Current setting of reserved0 mux
bitOffset: 5
bitWidth: 1
gemgxlclksel:
description: Current setting of gemgxlclksel mux
bitOffset: 6
bitWidth: 1
mainmemclksel:
description: Current setting of mainmemclksel mux
bitOffset: 7
bitWidth: 1
dvfs_core_pllcfg:
description: PLL Configuration and Status register
addressOffset: 0x38
fields:
pllr:
description: PLL R Value
bitOffset: 0
bitWidth: 6
pllf:
description: PLL F Value
bitOffset: 6
bitWidth: 9
pllq:
description: PLL Q Value
bitOffset: 15
bitWidth: 3
pllrange:
description: PLL Range Value
bitOffset: 18
bitWidth: 3
pllbypass:
description: PLL Bypass
bitOffset: 24
bitWidth: 1
pllfsebypass:
description: PLL FSE Bypass
bitOffset: 25
bitWidth: 1
plllock:
description: PLL Lock
bitOffset: 31
bitWidth: 1
access: read-only
dvfs_core_plloutdiv:
description: PLL Final Divide Configuration register
addressOffset: 0x3c
fields:
pllcke:
description: PLL Output Clock Enable
bitOffset: 31
bitWidth: 1
corepllsel:
description: Clock select register
addressOffset: 0x40
fields:
source:
description: core_pll mux clock select
bitOffset: 0
bitWidth: 1
hfpclk_pllcfg:
description: PLL Configuration and Status register
addressOffset: 0x50
fields:
pllr:
description: PLL R Value
bitOffset: 0
bitWidth: 6
pllf:
description: PLL F Value
bitOffset: 6
bitWidth: 9
pllq:
description: PLL Q Value
bitOffset: 15
bitWidth: 3
pllrange:
description: PLL Range Value
bitOffset: 18
bitWidth: 3
pllbypass:
description: PLL Bypass
bitOffset: 24
bitWidth: 1
pllfsebypass:
description: PLL FSE Bypass
bitOffset: 25
bitWidth: 1
plllock:
description: PLL Lock
bitOffset: 31
bitWidth: 1
access: read-only
hfpclk_plloutdiv:
description: PLL Final Divide Configuration register
addressOffset: 0x54
fields:
pllcke:
description: PLL Output Clock Enable
bitOffset: 31
bitWidth: 1
hfpclkpllsel:
description: Periphery clock source register
addressOffset: 0x58
fields:
source:
description: hfpclk clock source
bitOffset: 0
bitWidth: 1
hfpclk_div_reg:
description: HFPCLK PLL divider register
addressOffset: 0x5c
prci_plls:
description: PLL presence register
addressOffset: 0xe0
access: read-only
fields:
cltxpll:
description: Indicates presence of cltxpll
bitOffset: 0
bitWidth: 1
gemgxlpll:
description: Indicates presence of gemgxlpll
bitOffset: 1
bitWidth: 1
ddrpll:
description: Indicates presence of ddrpll
bitOffset: 2
bitWidth: 1
hfpclkpll:
description: Indicates presence of hfpclkpll
bitOffset: 3
bitWidth: 1
dvfscorepll:
description: Indicates presence of dvfscorepll
bitOffset: 4
bitWidth: 1
corepll:
description: Indicates presence of corepll
bitOffset: 5
bitWidth: 1
procmoncfg:
addressOffset: 0xf0
fields:
core_clock:
bitOffset: 24
bitWidth: 1
PRCI:
core_clk_sel_reg:
source:
pll_mux: [0, "Select core_pll mux output"]
hfclk: [1, "Select hfclk clock"]
corepllsel:
source:
corepll: [0, "Select corepll output"]
dvfscorepll: [1, "Select dvfscorepll output"]
hfpclkpllsel:
source:
hfpclkpll: [ 0, "Select hfpclkpll output" ]
hfclk: [ 1, "Select hfclk clock" ]