The models can be compiled by compiler, the runtime is generated and managed by Vitis, and the hardware is implemented on Xilinx U280 FPGA board.
-
Notifications
You must be signed in to change notification settings - Fork 9
including compiler to encode DGL GNN model to instructions, runtime software to transfer data and control the accelerator, and hardware verilog code that can be implemented on FPGA
License
I-Doctor/gnn-acceleration-framework-with-FPGA
This commit does not belong to any branch on this repository, and may belong to a fork outside of the repository.
Folders and files
Name | Name | Last commit message | Last commit date | |
---|---|---|---|---|
Repository files navigation
About
including compiler to encode DGL GNN model to instructions, runtime software to transfer data and control the accelerator, and hardware verilog code that can be implemented on FPGA
Resources
License
Stars
Watchers
Forks
Releases
No releases published
Packages 0
No packages published